DocumentCode
3068633
Title
Bus Transactions in Microprocessor-based Systems using the Second-order Extened Physical Addressing
Author
Maamoun, Mountassar ; Benbelkacem, Abdelhalim ; Berkani, Daoud
Author_Institution
Blida Univ., Blida
fYear
2007
fDate
15-18 Dec. 2007
Firstpage
509
Lastpage
512
Abstract
This paper describes the Second-order Extended Physical Addressing bus transactions between the microprocessor- based systems and the external peripherals. This addressing technique, based on the use of software/hardware systems and reduced physical addresses, enlarges the interfacing capacity of the microprocessor-based systems. The input of our system hardware part will be connected to the system bus. The output, which is a new bus, will be connected to an external device. To accomplish the bus transactions, the hardware part realizes a conversion of system bus data into new bus addresses. Furthermore, the software part ensures the transfer, with distinct addresses, of the simple data and the data that is intended to be converted. The use of this system with three system addresses and N bit data bus gives a new bus with N bit data bus and 22N physical addressing capacity.
Keywords
microprocessor chips; peripheral interfaces; system buses; bus transaction; external peripheral system; microprocessor-based systems; second-order extended physical addressing; software-hardware system; Communication system software; Computer architecture; Decoding; Hardware; Information technology; Laboratories; Signal generators; Signal processing; Software systems; System buses; Interfacing; Second-order Extended Physical Addressing; Software/hardware Systems; bus transactions; microprocessor-based systems;
fLanguage
English
Publisher
ieee
Conference_Titel
Signal Processing and Information Technology, 2007 IEEE International Symposium on
Conference_Location
Giza
Print_ISBN
978-1-4244-1834-3
Electronic_ISBN
978-1-4244-1835-0
Type
conf
DOI
10.1109/ISSPIT.2007.4458040
Filename
4458040
Link To Document