DocumentCode :
3069077
Title :
Adder-based digital signal processor architecture for 80 NS cycle time
Author :
Rainer, A. ; Ulbrich, W. ; Gazsi, L.
Author_Institution :
Siemens AG, Munich, F.R. Germany
Volume :
9
fYear :
1984
fDate :
30742
Firstpage :
692
Lastpage :
695
Abstract :
Architecture and performance tests of a digital signal processor with the following specific features are presented: Short cycle time of 80 ns, shift & add 2´s complement arithmetic with saturation and sign-magnitude truncation operations, distributed memories with sophisticated address arithmetics, three stage pipelining, 16 bit instruction format, 20 bit internal data wordlength. In addition to standard problems sophisticated signal processing algorithms (wave digital filtering, Bergland´s real-valued FFT, etc.) can powerfully be exploited. Furthermore, this concept is well-suited for implementing multiprocessor configurations.
Keywords :
Digital arithmetic; Digital filters; Digital signal processing; Digital signal processors; Filtering; Hardware; Random access memory; Read-write memory; Signal processing; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '84.
Type :
conf
DOI :
10.1109/ICASSP.1984.1172308
Filename :
1172308
Link To Document :
بازگشت