DocumentCode
3069166
Title
A high-speed and compact-size JPEG Huffman decoder using CAM
Author
Komoto, E. ; Homma, T. ; Nakamura, T.
Author_Institution
Oki Electr. Ind. Co. Ltd., Tokyo, Japan
fYear
1993
fDate
19-21 May 1993
Firstpage
37
Lastpage
38
Abstract
A JPEG compliant Huffman decoder circuit has been developed. The circuit executes at 27 MHz in order to maintain image data transfer at CCIR 601 video rates. The circuit detects and decodes variable length Huffman codes in a single clock cycle by searching among all Huffman codes in the current table. The circuit utilizes a CAM with mask bits to perform this rapid search. The architecture also utilizes a double barrel shifter to window the next portion of the input bit stream to be examined, which makes the critical path as short as possible. According to the simulation results, the delay of execution in a cycle is 18.1 ns. The total memory size is 15K bits.
Keywords
CMOS integrated circuits; Huffman codes; VLSI; content-addressable storage; data compression; decoding; digital signal processing chips; image coding; image processing equipment; 0.8 micron; 15 Kbit; 18.1 ns; 27 MHz; CAM; DSP chip; JPEG Huffman decoder; compact-size; double barrel shifter; high-speed operation; image compression; image decompression; mask bits; Associative memories; CMOS integrated circuits; Coding/decoding; Data compression; Digital signal processing chips; High-speed integrated circuits; Huffman coding; Image coding; Very-large-scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Circuits, 1993. Digest of Technical Papers. 1993 Symposium on
Conference_Location
Kyoto, Japan
Type
conf
DOI
10.1109/VLSIC.1993.920528
Filename
920528
Link To Document