DocumentCode :
3069904
Title :
A simplified, low power 25 MHz CMOS equalizer for disk drive read channels
Author :
Pai, P. ; Abidi, A.A.
Author_Institution :
Integrated Circuits & Syst. Lab., California Univ., Los Angeles, CA, USA
fYear :
1993
fDate :
19-21 May 1993
Firstpage :
113
Lastpage :
114
Abstract :
After an extensive study of waveforms measured on several popular disk head-medium combinations, we have found that the combination of the head and medium itself often distorts the read pulse in phase, and a simple equalizer correcting for this phase distortion yields dramatic improvements in bit error rate. This equalizer surprisingly requires only four poles and one zero in the right-half s-plane to perform as well as a conventional flat group delay filter, and its constellation seems to apply to all the packing densities and drive types we have evaluated. We describe here a 2-/spl mu/m CMOS monolithic implementation of this new equalizing filter, with a maximum pole frequency of 25 MHz and an active core power dissipation of only 40 mW from a 5 V supply, including all tuning and subsidiary circuits.
Keywords :
CMOS integrated circuits; active filters; equalisers; linear integrated circuits; magnetic disc storage; 2 micron; 25 MHz; 40 mW; 5 V; BER improvement; CMOS monolithic implementation; bit error rate; disk drive read channels; equalizing filter; low power CMOS equalizer; phase distortion correction; Active filters; CMOS integrated circuits, analog; Disk drives; Magnetic disk recording; Phase equalizers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1993. Digest of Technical Papers. 1993 Symposium on
Conference_Location :
Kyoto, Japan
Type :
conf
DOI :
10.1109/VLSIC.1993.920567
Filename :
920567
Link To Document :
بازگشت