DocumentCode :
3070900
Title :
Autonomous gain verification algorithm for a dual mode digital hearing aid chip
Author :
Kim, Sunyoung ; Yan, Long ; Kim, Minsu ; Bae, Joonsung ; Yoo, Hoi-Jun
Author_Institution :
Korea Advanced Institute of Science and technology (KAIST), 373-1, Guseong-dong, Yuseong-gu, Daejeon, 305-701, Republic of Korea
fYear :
2008
fDate :
20-25 Aug. 2008
Firstpage :
2337
Lastpage :
2340
Abstract :
A dual mode digital hearing aid chip with real-time autonomous gain verifications algorithm is proposed and implemented. Four proposed gain models due to the different internal sound paths are analyzed to verify its usefulness. By adopting this algorithm, a real-ear aided gain and a real-ear occluded gain which considers internal vent effect and leakage path effect are compared with conventional models. To evaluate this algorithm the implemented chip adopts two different modes; a hearing aid mode and a gain verification mode for a hearing aid operation and internal gain verification, respectively. The minimum and maximum convergence time of the presented algorithm covers 0.05 s at a 1 kHz input signal and 1.6 s at a 7.5 kHz input signal, respectively. The implemented chip dissipates less than 130 μW at a supply voltage of 0.9 V and occupies a 5.4 mm2 core are at a 0.18 μm CMOS technology.
Keywords :
Auditory system; CMOS technology; Ear; Feedback; Hearing aids; Irrigation; Optimization; Performance gain; Resonance; Vents; Algorithms; Equipment Design; Feedback; Hearing Aids; Humans; Models, Biological; Prosthesis Fitting; Signal Processing, Computer-Assisted;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Engineering in Medicine and Biology Society, 2008. EMBS 2008. 30th Annual International Conference of the IEEE
Conference_Location :
Vancouver, BC
ISSN :
1557-170X
Print_ISBN :
978-1-4244-1814-5
Electronic_ISBN :
1557-170X
Type :
conf
DOI :
10.1109/IEMBS.2008.4649667
Filename :
4649667
Link To Document :
بازگشت