DocumentCode :
3073126
Title :
Multiprocessor system for speech processing and telecommunications
Author :
Baraniecki, M.R. ; Kumaresan, R. ; Baraniecki, A.Z. ; Shridhar, M.
Author_Institution :
M/A-COM Research Center, Rockville, MD
Volume :
9
fYear :
1984
fDate :
30742
Firstpage :
351
Lastpage :
354
Abstract :
This paper introduces a new concept of the VLSI-compatible multiprocessor system to perform most of digital signal processing functions, required in speech processing and modern telecommunications network. High performance is achieved by high degree of concurrency and parallelism in the architecture of the processor. Identified attributes of signal processing have influenced substantially the architecture. Set of macro instructions has been defined to be stored in the local memory inside the DSP chip. This approach reduces the access time and speeds-up overall operations. The key features of the DSP processor are presented. The multiprocessor architecture is described and possible configurations are discussed.
Keywords :
Concurrent computing; Digital signal processing; Digital signal processing chips; Digital signal processors; Hardware; Multiprocessing systems; Signal design; Signal processing; Speech processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '84.
Type :
conf
DOI :
10.1109/ICASSP.1984.1172518
Filename :
1172518
Link To Document :
بازگشت