DocumentCode :
3074306
Title :
Thermal stress aware design for stacking IC with through glass via
Author :
Jui-Hung Chien ; Hao Yu ; Chiao-Ling Lung ; Huai-Chung Chang ; Nien-Yu Tsai ; Yung-Fa Chou ; Ping-Hei Chen ; Shih-Chieh Chang ; Ding-Ming Kwai
Author_Institution :
Inf. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2012
fDate :
24-26 Oct. 2012
Firstpage :
133
Lastpage :
136
Abstract :
Stacking die technology using interposer with through-substrate-via technology has attracted a lot of attention due to various advantages in performance and integration. Interposers with through-glass-vias (TGVs) are widely studied due to their excellent electrical properties. However, a high temperature environment during the fabrication process of TGV leads to uncontrollable thermal expansion, which then causes a serious reliability problem. In this paper, we present an efficient algorithm to place micro bumps to reduce stress surrounding TGVs in appropriate positions that can minimize the total number of micro bumps needed. Our simulated results show that significant reduction on the maximum stress can be achieved. Not only the proposed design can lower the maximum temperature of the hotspot, but improve the thermal uniformity of the test chip.
Keywords :
integrated circuit design; integrated circuit reliability; thermal stresses; three-dimensional integrated circuits; reliability; stacking IC; stacking die technology; thermal stress aware design; through glass via technology; through-substrate-via technology; Algorithm design and analysis; Electronic components; Reliability; Silicon; Stress; Thermal stresses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 2012 7th International
Conference_Location :
Taipei
ISSN :
2150-5934
Print_ISBN :
978-1-4673-1635-4
Electronic_ISBN :
2150-5934
Type :
conf
DOI :
10.1109/IMPACT.2012.6420303
Filename :
6420303
Link To Document :
بازگشت