DocumentCode
3077408
Title
A process independent 800 MB/s DRAM bytewide interface featuring command interleaving and concurrent memory operation
Author
Griffin, M. ; Zerbe, J. ; Chan, A. ; Jun, Y.-H. ; Tanaka, Y. ; Richardson, W. ; Tsang, G. ; Ching, M. ; Portmann, C. ; Li, Y.-X. ; Stonecypher, B. ; Lai, L. ; Lee, K.H. ; Lee, V. ; Stark, D. ; Modarres, H. ; Batra, P. ; Louis-Chandran, J. ; Privitera, J.
Author_Institution
Rambus Inc., Mountain View, CA, USA
fYear
1998
fDate
5-7 Feb. 1998
Firstpage
156
Lastpage
157
Abstract
A third-generation Rambus DRAM device is described which attains greater than 800 MB/s concurrent performance while performing all 260,000 test vectors using a design ported across multiple DRAM vendors.
Keywords
DRAM chips; 800 MB/s; DRAM; bytewide interface; command interleaving; concurrent memory operation; concurrent performance; multiple DRAM vendors; test vectors; third-generation Rambus; Bandwidth; Capacitance; Circuit noise; Clocks; Decoding; Interleaved codes; MOS devices; Phase noise; Random access memory; Variable structure systems;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Circuits Conference, 1998. Digest of Technical Papers. 1998 IEEE International
Conference_Location
San Francisco, CA, USA
ISSN
0193-6530
Print_ISBN
0-7803-4344-1
Type
conf
DOI
10.1109/ISSCC.1998.672414
Filename
672414
Link To Document