DocumentCode :
3078761
Title :
Sub-clock power-gating technique for minimising leakage power during active mode
Author :
Mistry, Jatin N. ; Al-Hashimi, Bashir M. ; Flynn, David ; Hill, Stephen
Author_Institution :
Sch. of Electron. & Comput. Sci., Univ. of Southampton, Southampton, UK
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a new technique, called sub-clock power gating, for reducing leakage power in digital circuits. The proposed technique works concurrently with voltage and frequency scaling and power reduction is achieved by power gating within the clock cycle during active mode unlike traditional power gating which is applied during idle mode. The proposed technique can be implemented using standard EDA tools with simple modifications to the standard power gating design flow. Using a 90nm technology library, the technique is validated using two case studies: 16-bit parallel multiplier and ARM Cortex-M0™ microprocessor, provided by our industrial project partner. Compared to designs without sub-clock power gating, in a given power budget, we show that leakage power saved allows 45× and 2.5× improvements in energy efficiency in the case of multiplier and microprocessor, respectively.
Keywords :
clocks; digital circuits; power aware computing; ARM Cortex-M0 microprocessor; EDA tools; digital circuits; energy efficiency; frequency scaling; leakage power minimisation; parallel multiplier; size 90 nm; sub-clock power-gating technique; voltage scaling; word length 16 bit; Clocks; Logic gates; Power dissipation; Rails; Registers; Time frequency analysis; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763026
Filename :
5763026
Link To Document :
بازگشت