DocumentCode :
3078767
Title :
A hardware efficiency analysis for simplified trellis decoding blocks
Author :
Kamuf, Matthias ; Öwall, Viktor ; Anderson, John B.
Author_Institution :
Dept. of Electroscience, Lund Univ., Sweden
fYear :
2005
fDate :
2-4 Nov. 2005
Firstpage :
128
Lastpage :
132
Abstract :
Two simplifications for trellis decoding blocks are analyzed in terms of hardware efficiency. Both architectures use a complementary property of the best rate 1/n convolutional codes to reduce arithmetic complexity. While the reduction can be calculated straightforward in the first approach (17%), the other approach relies on modified computational operations and hence this reduction is not as evident. It is shown that for rate 1/2 codes the first approach is preferable for hardware implementation in terms of area and speed.
Keywords :
arithmetic codes; convolutional codes; decoding; trellis codes; arithmetic complexity; convolutional codes; hardware efficiency analysis; simplified trellis decoding blocks; Additive white noise; Arithmetic; Computer architecture; Convolutional codes; Decoding; Hardware; Information analysis; Information technology; Merging; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems Design and Implementation, 2005. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-9333-3
Type :
conf
DOI :
10.1109/SIPS.2005.1579851
Filename :
1579851
Link To Document :
بازگشت