DocumentCode :
3078807
Title :
Embedded tutorial: Addressing critical power management verification issues in low power designs
Author :
Kapoor, B. ; Just, K.
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
1
Abstract :
Summary form only given. Power management techniques that leverage voltage as a handle are being extensively used in power sensitive designs. These techniques include power gating, power gating with retention, multiple supply voltages, dynamic voltage scaling, adaptive voltage scaling, multi-threshold CMOS, and active body bias. The use of the power management techniques also imply new challenges in validation and testing of designs as new power states are created. We look into verification issues along with the solutions to these issues using a verification strategy that involves power-aware simulation, rule-based structural checking, formal tools, and methodology recommendations. We detail our varied experiences with various design teams in addressing these low power verification issues for applications such as the wireless handset, low power microprocessors, and GPS.
Keywords :
CMOS integrated circuits; circuit simulation; low-power electronics; power aware computing; GPS; active body bias; adaptive voltage scaling; dynamic voltage scaling; formal tool; low power design; low power microprocessor; low power verification; multithreshold CMOS; power gating; power management verification; power sensitive design; power-aware simulation; rule-based structural checking; supply voltage; wireless handset;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763029
Filename :
5763029
Link To Document :
بازگشت