DocumentCode :
3079082
Title :
A clock-gating based capture power droop reduction methodology for at-speed scan testing
Author :
Yang, Bo ; Sanghani, Amit ; Sarangi, Shantanu ; Liu, Chunsheng
Author_Institution :
DFT Eng., NVIDIA Corp., Santa Clara, CA, USA
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
7
Abstract :
Excessive power dissipation caused by large amount of switching activities has been a major issue in scan-based testing. For large designs, the excessive switching activities during launch cycle can cause severe power droop, which cannot be recovered before capture cycle, rendering the at-speed scan testing more susceptible to the power droop. In this paper, we present a methodology to avoid power droop during scan capture without compromising at-speed test coverage. It is based on the use of a low area overhead hardware controller to control the clock gates. The methodology is ATPG (Automatic Test Pattern Generation)-independent, hence pattern generation time is not affected and pattern manipulation is not required. The effectiveness of this technique is demonstrated on several industrial designs.
Keywords :
automatic test pattern generation; clocks; design for testability; power electronics; automatic test pattern generation; clock-gating based capture; power dissipation; power droop reduction; scan testing; scan-based testing; Automatic test pattern generation; Clocks; Decoding; Graphics processing unit; Logic gates; Power control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763042
Filename :
5763042
Link To Document :
بازگشت