Title :
Custom Network on Chip architecture for map generation in autonomous navigating robots
Author :
Mishra, P. ; Nidhi, A. ; Kishore, J.K.
Author_Institution :
Dept. of Telecommun. Eng., PES Inst. of Technol., Bangalore, India
Abstract :
In this paper, we propose a custom Network on Chip architecture for implementation of inter-processor communication in a multi-processor system on chip designed for implementation of mapping using data received through ultrasound sensors mounted on an autonomous robot. The latency problem associated with shared bus architecture and the need for a complex arbitration method is sought to be overcome through the proposed network. The multi-processor system has been implemented on Xilinx Virtex-5 FPGA and we propose a network on chip architecture to provide interface to the Fast simplex Link Bus for communicating with soft-core processors integrated on chip. We compare the performance of the shared bus architecture with that of the proposed custom Network on chip architecture to illustrate the advantage offered by the proposed architecture.
Keywords :
field programmable gate arrays; mobile robots; multiprocessing systems; network-on-chip; Xilinx Virtex-5 FPGA; autonomous navigating robots; fast simplex link bus; field programmable gate arrays; interprocessor communication; map generation; multiprocessor system on chip; network on chip architecture; shared bus architecture; soft core processors; ultrasound sensors; Network interfaces; Ports (Computers); Program processors; Sensor fusion; Switches; Autonomous Robot Navigation; Mapping; Multi-Processor System On Chip (MPSoC); Network On Chip (NoC);
Conference_Titel :
India Conference (INDICON), 2012 Annual IEEE
Conference_Location :
Kochi
Print_ISBN :
978-1-4673-2270-6
DOI :
10.1109/INDCON.2012.6420594