DocumentCode :
3079402
Title :
A low power, high speed, IF range Flash Type ADC designed with the concept of TMCC and Binary Counter
Author :
Mukherjee, Sayan ; Saha, D. ; Mostafa, P. ; Saha, D. ; Chatterjee, Saptarshi ; Sarkar, Chandan K.
Author_Institution :
Dept. of Electron. & Commun. Eng., MCKV Inst. of Eng., Howrah, India
fYear :
2012
fDate :
7-9 Dec. 2012
Abstract :
In this paper the implementation of a low power high speed 3-bit Flash Type ADC is reported using 180 nm CMOS technology. The concept of Threshold Modified Comparator Circuit (TMCC) is introduced as a modification of the conventional comparator. The reported structure of the ADC occupies an active area of 0.012 mm2 and consumes 179 μWatt of Average Power while operating with an input frequency (fin) of 10 MHz, and a supply voltage of 1.8Volt. This fin can further be increased to a value of 15 MHz, yielding the Average Power consumption of 209 μWatt. For this proposed architecture, the maximum sampling rate is obtained as 0.044 GSPS. At 0.044 GSPS sampling rate, the Signal to Noise plus Distortion Ratio (SNDR) is found to be 19.82 dB.
Keywords :
CMOS integrated circuits; analogue-digital conversion; counting circuits; distortion; power consumption; GSPS sampling rate; SNDR; TMCC; average power consumption; binary counter; comparator; frequency 10 MHz; frequency 15 MHz; high speed IF range flash type ADC; low power high speed 3-bit flash type ADC; noise plus distortion ratio; power 179 muW; threshold modified comparator circuit; voltage 1.8 V; Adders; Inverters; Layout; Power demand; Radiation detectors; Signal to noise ratio; Threshold voltage; Binary Counter; Flash Type ADC; Full Adder; Low-Power; TMCC; comparator; encoder; threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2012 Annual IEEE
Conference_Location :
Kochi
Print_ISBN :
978-1-4673-2270-6
Type :
conf
DOI :
10.1109/INDCON.2012.6420595
Filename :
6420595
Link To Document :
بازگشت