DocumentCode
3079534
Title
FinFET-based variation resilient 8T SRAM cell
Author
Islam, Aminul ; Hasan, Mohammed
Author_Institution
Dept. of ECE, BIT, Ranchi, India
fYear
2012
fDate
7-9 Dec. 2012
Firstpage
121
Lastpage
125
Abstract
Due to increase in Vt (threshold voltage) variation caused by global and local process variations in ultrashort-channel devices, CMOS-based 6T SRAM cell and its variants cannot be operated at voltage lower than 600 mV. Therefore, this paper presents a FinFET-based 8T SRAM cell to mitigate impact of process variation. In this work, various design metrics are assessed and compared with MOSFET-based RD8T SRAM cell. The proposed design offers 4.35× and 1.86× improvements in TRA (read access time) and TWA (write access time) respectively compared to RD8T. It proves its robustness against process variations by featuring narrower spread in TRA distribution (6.95×) and TWA distribution (5.04×) compared with RD8T. These improvements are achieved at the expense of 11.65× higher read power and 13.75× higher write power. However, proposed bitcell exhibits 3.64× narrower spread in read power and 1.94× narrower spread in write power. Our bitcell achieves 6% improvement in RSNM compared with RD8T at the cost of reduction in WSNM (write static noise margin). However, it is still RSNM limited and is more balanced in terms of RSNM and WSNM.
Keywords
CMOS integrated circuits; MOSFET; SRAM chips; 8T SRAM cell; CMOS-based 6T SRAM cell; FinFET-based variation resilient; read access time; threshold voltage variation; ultrashort-channel devices; write access time; CMOS integrated circuits; Delay; FinFETs; Noise; SRAM cells; Wireless sensor networks; FinFET; RSNM (read static noise margin); Variability; WSNM (write static noise margin); read access time; write access time;
fLanguage
English
Publisher
ieee
Conference_Titel
India Conference (INDICON), 2012 Annual IEEE
Conference_Location
Kochi
Print_ISBN
978-1-4673-2270-6
Type
conf
DOI
10.1109/INDCON.2012.6420600
Filename
6420600
Link To Document