DocumentCode :
3079711
Title :
An FPGA bridge preserving traffic quality of service for on-chip network-based systems
Author :
Nejad, Ashkan Beyranvand ; Martinez, Matias Escudero ; Goossens, Kees
Author_Institution :
Delft Univ. of Technol., Delft, Netherlands
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
FPGA prototyping of recent large Systems on Chip (SoCs) is very challenging due to the resource limitation of a single FPGA. Moreover, having external access to SoCs for verification and debug purposes is essential. In this paper, we suggest to partition a network-on-chip (NoC) based system into smaller sub-systems each with their own NoC, and each of which is implemented on a separate FPGA board. Multiple SoC ASICs can be bridged in the same way. The scheme that interconnects the sub-systems should offer the application connections the required quality of service (QoS). In this paper, we investigate bridging schemes at different levels of the NoC protocol stack. Comparing the distinct design criteria for the proposed schemes, a bridge is designed. The bridge experiments show that it provides QoS in terms of bandwith and latency.
Keywords :
bridge circuits; field programmable gate arrays; network-on-chip; quality of service; FPGA bridge preserving traffic; FPGA prototyping; SoC; multiple SoC ASIC; network-on-chip; on-chip network-based systems; quality of service; systems on chip; Bridge circuits; Bridges; Field programmable gate arrays; Nickel; Protocols; Quality of service; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763074
Filename :
5763074
Link To Document :
بازگشت