DocumentCode :
3080532
Title :
A high-performance architecture for EBCOT in the JPEG 2000 encoder
Author :
Pastuszak, Grzegorz
Author_Institution :
Inst. of Radioelectronics, Warsaw Univ. of Technol., Poland
fYear :
2005
fDate :
2-4 Nov. 2005
Firstpage :
693
Lastpage :
698
Abstract :
The architecture for EBCOT in JPEG 2000 is presented. The architecture embeds all functions necessary to produce the final codestream consistent with the JPEG 2000 specification. A number of hardware optimisation methods are used to achieve the high throughput at relatively low cost of hardware resources. The architecture is verified in simulations and synthesized for ASIC and FPGA technologies. Implementation results for FPGA Stratix II devices show that it can work at 120 MHz and process about 40 million samples per second in the regular lossless mode.
Keywords :
application specific integrated circuits; field programmable gate arrays; image coding; 120 MHz; ASIC technology; FPGA Stratix II devices; JPEG 2000 encoder; codestream consistent; hardware optimisation methods; hardware resources; high-performance architecture; Application specific integrated circuits; Arithmetic; Computer architecture; Field programmable gate arrays; Hardware; Optimization methods; Quantization; Throughput; Transform coding; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems Design and Implementation, 2005. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-9333-3
Type :
conf
DOI :
10.1109/SIPS.2005.1579954
Filename :
1579954
Link To Document :
بازگشت