DocumentCode :
3080851
Title :
A new reconfigurable clock-gating technique for low power SRAM-based FPGAs
Author :
Sterpone, L. ; Carro, L. ; Matos, D. ; Wong, S. ; Fakhar, F.
Author_Institution :
Dipt. di Autom. e Inf., Politec. di Torino, Torino, Italy
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
Power consumption is dramatically increasing for Static Random Access Memory Field Programmable Gate Arrays (SRAM-FPGAs), therefore lower power FPGA circuitry and new CAD tools are needed. Clock-gating methodologies have been applied in low power FPGA designs with only minor success in reducing the total average power consumption. In this paper, we developed a new structural clock-gating technique based on internal partial reconfiguration and topological modifications. The solution is based on the dynamic partial reconfiguration of the configuration memory frames related to the clock routing resources. For a set of design cases, figures of static and dynamic power consumption were obtained. The analyses have been performed on a synchronous FIFO and on a r-VEX VLIW processor. The experimental results shown that the efficiency in the total average power consumptions ranges from about 28% to 39% with respect to standard clock-gating approaches. Besides, the proposed method is not intrusive, and presents a very limited cost in term of area overhead.
Keywords :
field programmable gate arrays; low-power electronics; random-access storage; CAD tools; FPGA circuitry; clock routing resources; configuration memory frames; dynamic partial reconfiguration; dynamic power consumption; internal partial reconfiguration; low power FPGA designs; low power SRAM-based FPGA; r-VEX VLIW processor; reconfigurable clock-gating; static power consumption; static random access memory field programmable gate arrays; structural clock-gating technique; synchronous FIFO; total average power consumption; Clocks; Field programmable gate arrays; Logic gates; Power demand; Registers; Routing; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763128
Filename :
5763128
Link To Document :
بازگشت