DocumentCode :
3082072
Title :
A method for fast jitter tolerance analysis of high-speed PLLs
Author :
Erb, Stefan ; Pribyl, Wolfgang
Author_Institution :
Inst. of Electron., Graz Univ. of Technol., Graz, Austria
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
We propose a fast method for identifying the jitter tolerance curves of high-speed phase locked loops. The method is based on an adaptive recursion and uses known tail fitting methods to realize a fast optimization combined with a small number of jitter samples. It allows for efficient behavioral simulations, and can also be applied to hardware measurements. A typical modeling example demonstrates applicability to both software and hardware scenarios and achieves simulated measurement times in the range of few hundred milliseconds.
Keywords :
jitter; optimisation; phase locked loops; adaptive recursion; fast jitter tolerance analysis; fast optimization; high-speed PLL; high-speed phase locked loops; jitter tolerance curves; tail fitting; Bit error rate; Extrapolation; Hardware; Jitter; Phase locked loops; Polynomials; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763182
Filename :
5763182
Link To Document :
بازگشت