DocumentCode :
3082195
Title :
Design and implementation of a decimation filter for hearing aid applications
Author :
Venugopal, Vivek ; Abed, Khalid H. ; Nerurkar, Shailesh B.
Author_Institution :
Dept. of Electr. Eng., Wright State Univ., Dayton, OH, USA
fYear :
2005
fDate :
8-10 April 2005
Firstpage :
111
Lastpage :
115
Abstract :
In this paper we deal with the design and implementation of a decimation filter used for hearing aid applications. We implement the decimation filter using the canonic signed digit (CSD) representation. Each digital filter structure is simulated using Matlab, and its complete architecture is captured using DSP Blockset and Simulink. The filter has been implemented on Xilinx FPGA using Virtex-2 technology. The resulting architecture is hardware efficient and consumes less power compared to conventional decimation filters. Compared to the comb-FIR-FIR architecture, the designed decimation filter architecture contributes to a hardware saving of 69%; in addition, it reduces the power dissipation by 83%, respectively.
Keywords :
digital filters; digital signal processing chips; field programmable gate arrays; hearing aids; power consumption; signal representation; DSP Blockset; Matlab; Simulink; Virtex-2 technology; Xilinx FPGA; canonic signed digit representation; decimation filter; digital filter simulation; hardware efficient architecture; hearing aid applications; power consumption; Analog-digital conversion; Application software; Auditory system; Delta-sigma modulation; Digital filters; Digital signal processing; Finite impulse response filter; Frequency; Hardware; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoutheastCon, 2005. Proceedings. IEEE
Print_ISBN :
0-7803-8865-8
Type :
conf
DOI :
10.1109/SECON.2005.1423228
Filename :
1423228
Link To Document :
بازگشت