Title :
Stochastic circuit reliability analysis
Author :
Maricau, Elie ; Gielen, Georges
Author_Institution :
ESAT-MICAS, KU Leuven, Leuven, Belgium
Abstract :
Stochastic circuit reliability analysis, as described in this work, matches the statistical attributes of underlying device fabrics and transistor aging to the spatial and temporal reliability of an entire circuit. For the first time, spatial and temporal stochastic and deterministic reliability effects are handled together in an efficient framework. The paper first introduces an equivalent transistor SPICE model, comprising the currently most important aging effects (i.e NBTI, hot carriers and soft breakdown). A simulation framework then uses this SPICE model to minimize the number of circuit factors and to build a circuit model. The latter allows for example very fast circuit yield analysis. Using experimental design techniques the proposed method is very efficient and also proves to be very flexible. The simulation technique is demonstrated on an example 6-bit current-steering DAC, where the creation of soft breakdown spots can result in circuit failure due to increasing time-dependent transistor mismatch.
Keywords :
SPICE; circuit reliability; stochastic processes; transistors; 6-bit current-steering DAC; NBTI; deterministic reliability; device fabrics; equivalent transistor SPICE model; spatial stochastic; stochastic circuit reliability analysis; temporal stochastic; transistor aging; Electric breakdown; Integrated circuit modeling; Integrated circuit reliability; Logic gates; Stochastic processes; Transistors; Aging; Design for Reliability; Failure-Resilience; HBD; Hot Carrier Degradation; NBTI; SBD; TDDB;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
Print_ISBN :
978-1-61284-208-0
DOI :
10.1109/DATE.2011.5763206