DocumentCode :
3082759
Title :
Global bus design of a bus-based COMA multiprocessor DICE
Author :
Lee, Gyungho ; Quattlebaum, Bland ; Cho, Sangyeun ; Kinney, Larry
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN, USA
fYear :
1996
fDate :
7-9 Oct 1996
Firstpage :
231
Lastpage :
240
Abstract :
DICE is a shared-bus multiprocessor based on a distributed shared-memory architecture, known as Cache-Only Memory Architecture (COMA). Unlike previous COMA proposals for large-scale multiprocessing, DICE utilizes the COMA to effectively decrease the gap between modern high-performance microprocessors and the bus. As microprocessors become faster and demand more bandwidth, the already limited scalability of a shared bus decreases even further. DICE tries to optimize the COMA for a shared-bus medium, in particular to reduce detrimental effects of the cache coherence and the “last memory block” problem on replacement. In this paper, we present a global bus design for a bus-based COMA multiprocessor using the IEEE Futurebus+ standard backplane bus and the Texas Instruments chip-set. Our design demonstrates that necessary bus transactions for DICE can be done efficiently with existing standard bus signals. Considering the benefits of the COMA and the little design complexity it adds to the conventional shared-bus multiprocessor design, a bus-based COMA multiprocessor such as DICE can be become a viable candidate for future shared-bus multiprocessor designs
Keywords :
cache storage; distributed memory systems; memory architecture; memory protocols; shared memory systems; system buses; Cache-Only Memory Architecture; DICE; IEEE Futurebus+; Texas Instruments chip-set; backplane bus; bandwidth; bus-based COMA multiprocessor; cache coherence; design complexity; distributed shared-memory architecture; global bus design; high-performance microprocessors; last memory block; shared-bus multiprocessor; Backplanes; Bandwidth; Coherence; Instruments; Large-scale systems; Memory architecture; Microprocessors; Proposals; Scalability; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1996. ICCD '96. Proceedings., 1996 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7554-3
Type :
conf
DOI :
10.1109/ICCD.1996.563562
Filename :
563562
Link To Document :
بازگشت