DocumentCode :
3082956
Title :
Design automation for IEEE P1687
Author :
Zadegan, Farrokh Ghani ; Ingelsson, Urban ; Carlsson, Gunnar ; Larsson, Erik
Author_Institution :
Linkoping Univ., Linköping, Sweden
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
The IEEE P1687 (IJTAG) standard proposal aims at standardizing the access to embedded test and debug logic (instruments) via the JTAG TAP. P1687 specifies a component called Segment Insertion Bit (SIB) which makes it possible to construct a multitude of alternative P1687 instrument access networks for a given set of instruments. Finding the best access network with respect to instrument access time and the number of SIBs is a time-consuming task in the absence of EDA support. This paper is the first to describe a P1687 design automation tool which constructs and optimizes P1687 networks. Our EDA tool, called PACT, considers the concurrent and sequential access schedule types, and is demonstrated in experiments on industrial SOCs, reporting total access time and average access time.
Keywords :
IEEE standards; computer debugging; electronic design automation; embedded systems; instruments; EDA support; IEEE PI687; JTAG; design automation; embedded test; instrument access time; segment insertion bit; sequential access schedule; Algorithm design and analysis; Hip; Instruments; Programming; Registers; Schedules; System-on-a-chip; Access Time Optimization; Design Automation; IEEE P1687 IJTAG; Instrument Access;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763228
Filename :
5763228
Link To Document :
بازگشت