Title :
Fuse: A Technique to Anticipate Failures due to Degradation in ALUs
Author :
Abella, Jaume ; Vera, Xavier ; Unsal, Osman ; Ergin, Oguz ; González, Antonio
Author_Institution :
Intel Labs - UPC, Barcelona
Abstract :
This paper proposes the fuse, a technique to anticipate failures due to degradation in any ALU (arithmetic logic unit), and particularly in an adder. The fuse consists of a replica of the weakest transistor in the adder and the circuitry required to measure its degradation. By mimicking the behavior of the replicated transistor the fuse anticipates the failure short before the first failure in the adder appears, and hence, data corruption and program crashes can be avoided. Our results show that the fuse anticipates the failure in more than 99.9% of the cases after 96.6% of the lifetime, even for pessimistic random within-die variations.
Keywords :
adders; integrated circuit reliability; logic design; microprocessor chips; transistors; ALU degradation; arithmetic logic unit; die variation; failure anticipation; fuse; pessimistic random; replicated transistor; weakest transistor replica; Adders; Circuits; Computer crashes; Degradation; Fuses; Hardware; Protection; Temperature; Transistors; Wires;
Conference_Titel :
On-Line Testing Symposium, 2007. IOLTS 07. 13th IEEE International
Conference_Location :
Crete
Print_ISBN :
0-7695-2918-6
DOI :
10.1109/IOLTS.2007.34