DocumentCode :
3083360
Title :
Reliability-driven don´t care assignment for logic synthesis
Author :
Zukoski, Andrew ; Choudhury, Mihir R. ; Mohanram, Kartik
Author_Institution :
Dept. of Electr. & Comput. Eng., Rice Univ., Houston, TX, USA
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
This paper describes two algorithms for the selective assignment of input don´t cares (DCs) for logical derating of input errors to enhance reliability. It is motivated by the observation that reliability-driven assignment of DCs can improve input error resilience by up to 49.7% in logic circuits. Two algorithms - ranking-based and complexity-factor-based - for reliability-driven DC assignment are proposed in this paper. Both algorithms use Hamming distance metrics to determine 0/1 assignments for the most critical DC terms, thereby leaving flexibility in the circuit specification for subsequent optimization. Since ranking-based DC assignment offers less control over overhead, we develop a complexity-factor-based DC assignment algorithm that can achieve up to 21.4% improvement in error rate with a simultaneous 4.3% reduction in area over conventional DC assignment. Finally, we derive analytical estimates on min-max reliability improvements to evaluate the effectiveness of the proposed algorithms.
Keywords :
logic circuits; logic design; 0/1 assignments; Hamming distance metrics; complexity-factor-based DC assignment; input error resilience; logic circuits; logic synthesis; reliability-driven assignment; reliability-driven don´t care assignment; selective assignment; Benchmark testing; Complexity theory; Delay; Error analysis; Integrated circuit reliability; Optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763247
Filename :
5763247
Link To Document :
بازگشت