DocumentCode :
3083524
Title :
Eliminating speed penalty in ECC protected memories
Author :
Nicolaidis, Michael ; Bonnoit, Thierry ; Zergainoh, Nacer-Eddine
Author_Institution :
TIMA Lab., UJF, Grenoble, France
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
Drastic device shrinking, power supply reduction, increasing complexity and increasing operating speeds that accompanying technology scaling have reduced the reliability of nowadays ICs. The reliability of embedded memories is affected by particle strikes (soft errors), very low voltage operating modes, PVT variability, EMI and accelerated circuit aging. Error correcting codes (ECC) is an efficient mean for protecting memories against failures. A major issue with ECC is the speed penalty induced by the encoding and decoding circuits. In this paper we present an effective approach for eliminating this penalty and we demonstrate its efficiency in the case of an advanced reconfigurable OFDM modulator).
Keywords :
error correction codes; integrated circuit reliability; semiconductor storage; ECC protected memories; EMI; PVT variability; accelerated circuit aging; device shrinking; embedded memories; error correcting codes; particle strikes; power supply reduction; reliability; soft errors; speed penalty; technology scaling; very low voltage operating modes; Clocks; Decontamination; Delay; Error correction codes; Flip-flops; OFDM; Random access memory; ECC; Reliability; performance; technoloy scalling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763256
Filename :
5763256
Link To Document :
بازگشت