DocumentCode :
3083679
Title :
Automated constraint-driven topology synthesis for analog circuits
Author :
Mitea, Oliver ; Meissner, Markus ; Hedrich, Lars ; Jores, Peter
Author_Institution :
Dept. of Comput. Sci., Univ. of Frankfurt/Main, Frankfurt am Main, Germany
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
4
Abstract :
This contribution will present a fully automated approach for explorative topology synthesis of small analog circuit blocks. Circuits are composed from a library of basic building blocks. Therefore, various algorithms are used to explore the entire design space, even allowing to generate unusual circuits. Correct combination of the basic blocks is accomplished through generic electrical rules, which ensure the fundamental electrical functionality of the generated circuit. Additionally, symmetry constraints are introduced to narrow the design space, which leads to more reasonable circuits. Further a replaceable bias-voltage generator is included into the circuit to replicate real world circumstances. For the first evaluation and selection of best candidate circuits, fast symbolic analysis techniques are used. The final sizing is done through a parallelized industrial based sizing method. Experimental results show the feasibility of this synthesis approach.
Keywords :
analogue circuits; network topology; analog circuits; automated constraint-driven topology synthesis; basic blocks; generic electrical rules; Algorithm design and analysis; Analog circuits; Circuit topology; Design automation; Generators; Libraries; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763264
Filename :
5763264
Link To Document :
بازگشت