DocumentCode :
3084892
Title :
An area-efficient multi-level single-track pipeline template
Author :
Golani, Pankaj ; Beerel, Peter A.
Author_Institution :
Ming Hsieh Dept. of Electr. Eng., Univ. of Southern California, Los Angeles, CA, USA
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a new asynchronous design template using single-track handshaking that targets medium-to-high performance applications. Unlike other single-track templates, the proposed template supports multiple levels of logic per pipeline stage, improving area efficiency by sharing the control logic among more logic while at the same time providing higher robustness to timing variability. The template also yields higher throughput than most four-phase templates and lower latency than bundled-data templates. The template has been incorporated into the asynchronous ASIC flow Proteus and experiments on ISCAS benchmarks show significant improvement in achievable throughput per area.
Keywords :
application specific integrated circuits; logic design; ISCAS benchmark; area-efficient multilevel single-track pipeline template; asynchronous ASIC flow Proteus; asynchronous design template; control logic; single-track handshaking; Delay; Logic gates; Pipelines; Receivers; Throughput; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763322
Filename :
5763322
Link To Document :
بازگشت