DocumentCode :
3085306
Title :
Clock-delayed domino for adder and combinational logic design
Author :
Yee, Gin ; Sechen, Carl
Author_Institution :
Dept. of Electr. Eng., Washington Univ., Seattle, WA, USA
fYear :
1996
fDate :
7-9 Oct 1996
Firstpage :
332
Lastpage :
337
Abstract :
An innovative dynamic logic family, clock-delayed (CD) domino, was developed to provide gates with either inverting or non-inverting outputs, and the high speed and layout compactness of dynamic logic. The characteristics of CD domino are demonstrated in two carry lookahead adder designs and three MCNC combinational logic benchmark circuits. The CD domino designs are compared to designs using static CMOS and standard domino logic. A circuit design tool was developed to automate the design of CD domino circuits. Simulations show a 32-bit CD domino adder comprised of four 8-bit full adders to be 30% faster than a 32-bit standard domino adder, anal a 32-bit CD domino adder comprised of a single 32-bit full adder to be 45% faster. In the combinational logic benchmark circuits, complex inverting and non-inverting gates were used to implement C1355, C3540, and b9. The CD domino circuits were 22%, 43% and 34% faster than their static CMOS counterparts of C1355, C3540 and b9, respectively
Keywords :
adders; combinational circuits; logic CAD; logic design; CD domino; CD domino circuits; adder; circuit design tool; clock-delayed; combinational logic; combinational logic design; dynamic logic family; Adders; CMOS logic circuits; Circuit synthesis; Clocks; Combinational circuits; Latches; Logic circuits; Logic design; Pulse inverters; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1996. ICCD '96. Proceedings., 1996 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7554-3
Type :
conf
DOI :
10.1109/ICCD.1996.563575
Filename :
563575
Link To Document :
بازگشت