Title :
Ultra-shallow junctions for novel device architectures beyond the 65 nm node
Author :
Agarwal, Abhishek ; Gossmann, Hans
Author_Institution :
Adv. Technol. Group, Axcelis Technol., Beverly, MA, USA
Abstract :
The most recent release of the ITRS, the 2003 edition, describes a paradigm change that Si chip manufacturing is expected to undergo around the 65nm node. This is due to the rapid introduction of new materials and device structures required for further scaling of performance, such as strained Si, ultra-thin-body and multiple metal-gate devices. These novel architectures raise fundamentally new questions for shallow junction formation. We discuss several related issues from the perspective of future challenges for ion implantation and rapid thermal annealing: if high tilt implantation is necessary to achieve sufficient extension overlap; is an ultra-shallow junction technology required for thin body devices; the role of ion implantation in metal-gate technology; and the challenge for RTP in an era of ever increasing system on chip integration and shrinking thermal budgets.
Keywords :
nanotechnology; semiconductor device manufacture; semiconductor junctions; 65 nm; 65 nm node; Si chip manufacturing; chip integration; device architectures; extension overlap; high tilt implantation; multiple metal-gate devices; shrinking thermal budgets; ultra-shallow junctions; ultra-thin-body; Inorganic materials; Ion implantation; Manufacturing; Rapid thermal annealing; System-on-a-chip;
Conference_Titel :
Junction Technology, 2004. IWJT '04. The Fourth International Workshop on
Print_ISBN :
0-7803-8191-2
DOI :
10.1109/IWJT.2004.1306761