DocumentCode :
3086957
Title :
Ultra-shallow junctions for novel device architectures beyond 65 nm node
Author :
Agarwal, Abhishek ; Gossmann, Hans
Author_Institution :
Adv. Technol. Group, Axcelis Technol., Beverly, MA, USA
fYear :
2004
fDate :
15-16 March 2004
Firstpage :
335
Lastpage :
340
Abstract :
The most recent release of the ITRS, the 2003 edition, describes a paradigm change in Si chip manufacturing expected around the 65 nm node. This is due to the rapid introduction of new materials and device structures required for further scaling of performance, such as strained Si, ultra-thin-body and multiple metal-gate devices. These novel architectures raise fundamentally new questions for shallow junction formation. We discuss several related issues from the perspective of future challenges for ion implantation and rapid thermal annealing: whether high tilt implantation is necessary to achieve sufficient extension overlap; is an ultra-shallow junction technology required for thin body devices; the role of ion implantation in metal-gate technology; and the challenge for RTP in an era of ever increasing system on chip integration and shrinking thermal budgets.
Keywords :
MOSFET; VLSI; doping profiles; ion implantation; rapid thermal annealing; semiconductor doping; semiconductor junctions; 2003 ITRS; MOSFET; high tilt implantation; ion implantation; lateral abruptness; lateral dopant profile slope; metal-gate technology; pattern effect; performance scaling; planar CMOS; rapid thermal annealing; system on chip integration; thin body devices; ultrashallow junction formation; vertical device structures; workfunction tuning; Annealing; Immune system; Inorganic materials; Ion implantation; MOSFETs; Manufacturing; Optical materials; Predictive models; Silicon; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology, 2004. IWJT '04. The Fourth International Workshop on
Print_ISBN :
0-7803-8191-2
Type :
conf
DOI :
10.1109/IWJT.2004.1306875
Filename :
1306875
Link To Document :
بازگشت