• DocumentCode
    3089528
  • Title

    Low power design method in high level synthesis with multiple voltages

  • Author

    Wei, Chen ; Li, Guangshun ; Zhang, Xiujuan

  • Author_Institution
    Coll. of Comput. & Inf. Eng., HeiLongjiang Inst. of Sci. & Technol., Harbin, China
  • fYear
    2010
  • fDate
    15-17 June 2010
  • Firstpage
    1317
  • Lastpage
    1320
  • Abstract
    A new method that integrated high level synthesis and floorplan are proposed to reduce the total power dissipation. Function units are sorted into several clusters according to their working voltages. Floorplan are executed with the information of cluster gained from high level synthesis, and then the high level synthesis resolutions are adjusted iteratively with the interconnect information and switching activity gained from floorplan. Not only function unit power and interconnect power, but also the voltage converting power can be reduced in our method. Experimental results indicate that, under the given resource and latency constrains, the interconnect power, level convert power and total power of our method can be reduced by 30.4%, 35.1% and 22.9% respectively.
  • Keywords
    circuit layout; high level synthesis; low-power electronics; floorplan; high level synthesis; interconnect information; low power design; multiple voltages; power dissipation; switching activity; Clocks; Costs; Couplings; Design methodology; Educational institutions; High level synthesis; Low voltage; Power dissipation; System-on-a-chip; Temperature; high level synthesis; low power; voltage cluster; voltage converting;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Industrial Electronics and Applications (ICIEA), 2010 the 5th IEEE Conference on
  • Conference_Location
    Taichung
  • Print_ISBN
    978-1-4244-5045-9
  • Electronic_ISBN
    978-1-4244-5046-6
  • Type

    conf

  • DOI
    10.1109/ICIEA.2010.5514933
  • Filename
    5514933