Title :
Design and implementation of algorithm for DES cryptanalysis
Author :
Zodpe, H.D. ; Wani, P.W. ; Mehta, R.R.
Author_Institution :
Dept. of Electron. & Telecommun. Eng., Maharashtra Inst. of Technol., Pune, India
Abstract :
With the advent of low cost Field Programmable Gate Arrays (FPGA´s), building special purpose hardware for computationally intensive applications has now become possible. Cryptanalysis of block ciphers involves massive computations which are independent of each other and can be instantiated simultaneously so that the solution space is explored at a faster rate. This paper presents the design for Hardware implementation of Data Encryption Standard (DES) cryptanalysis on FPGA using exhaustive key search. Two architectures viz. Iterative and Loop unrolled DES architecture are implemented. The aim of this work is to make cryptanalysis faster and better.
Keywords :
cryptography; field programmable gate arrays; reconfigurable architectures; DES cryptanalysis; FPGA; algorithm design; block ciphers; computationally intensive application; data encryption standard; exhaustive key search; field programmable gate arrays; hardware implementation; iterative architecture; loop unrolled DES architecture; Ciphers; Computer architecture; Encryption; Field programmable gate arrays; Hardware; Throughput; Cryptanalysis; DES; Hardware implementation; Iterative architecture; Loop unrolled architecture;
Conference_Titel :
Hybrid Intelligent Systems (HIS), 2012 12th International Conference on
Conference_Location :
Pune
Print_ISBN :
978-1-4673-5114-0
DOI :
10.1109/HIS.2012.6421347