DocumentCode :
3090456
Title :
New methods for evaluating the impact of single event transients in VDSM ICs
Author :
Alexandrescu, Dan ; Anghel, Lorena ; Nicolaidis, Michael
fYear :
2002
fDate :
2002
Firstpage :
99
Lastpage :
107
Abstract :
This work considers a SET (single event transient) fault simulation technique to evaluate the probability that a transient pulse, born in the combinational logic, may be latched in a storage cell. Fault injection procedures and a fast fault simulation algorithm for transient faults were implemented around an event driven simulator. A statistical analysis was implemented to organize data sampled from simulations. The benchmarks show that the proposed algorithm is capable of injecting and simulating a large number of transient faults in complex designs. Also specific optimizations have been carried out, thus greatly reducing the simulation time compared to a sequential fault simulation approach.
Keywords :
VLSI; circuit simulation; digital integrated circuits; discrete event simulation; fault simulation; probability; sensitivity analysis; statistical analysis; transient analysis; SET fault simulation technique; VDSM ICs; combinational logic; event driven simulator; fast fault simulation algorithm; fault injection procedures; probability; single event transient; statistical analysis; storage cell; transient faults; very deep submicron ICs; Circuit faults; Circuit simulation; Combinational circuits; Discrete event simulation; Latches; Logic circuits; Noise reduction; Power supplies; Protection; Statistical analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2002. DFT 2002. Proceedings. 17th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-1831-1
Type :
conf
DOI :
10.1109/DFTVS.2002.1173506
Filename :
1173506
Link To Document :
بازگشت