DocumentCode :
3091195
Title :
Synthesis of multi-dimensional applications in VHDL
Author :
Passos, Nelson L. ; Sha, Edwin H -M
Author_Institution :
Dept. of Comput. Sci., Midwestern State Univ., Wichita Falls, TX, USA
fYear :
1996
fDate :
7-9 Oct 1996
Firstpage :
530
Lastpage :
535
Abstract :
The VHDL language is considered to be an important standard among the hardware description tools. Most of the existing loop optimization techniques that consider the parallelism inherent to multi-dimensional problems depend on loop transformations not available in the current VHDL Synthesis products. This study presents a coding technique on modeling multi-dimensional (nested) loops on VHDL, where pre-processor tools can rewrite the VHDL instructions in such a way that the optimized design can be synthesized. This new approach is expected to improve the VHDL design cycle by including multidimensional signal processing and other common applications in the scope of the VHDL Synthesis tools
Keywords :
encoding; hardware description languages; optimisation; signal processing; VHDL language; coding technique; loop optimization techniques; loop transformations; multi-dimensional applications; multidimensional signal processing; optimized design; Adders; Circuit synthesis; Computer languages; Filters; Graphics; Processor scheduling; Synthesizers; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1996. ICCD '96. Proceedings., 1996 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7554-3
Type :
conf
DOI :
10.1109/ICCD.1996.563603
Filename :
563603
Link To Document :
بازگشت