DocumentCode
309277
Title
EVAS: a new evolution algorithm solving the assignment problem in analog layout with automatic consideration of matching constraints
Author
Huber, Andreas ; Wolf, Hans G. ; Mlynski, Dieter A.
Author_Institution
Inst. fur Theor. Elektrotech. und Messtech., Karlsruhe Univ., Germany
Volume
1
fYear
1996
fDate
13-16 Oct 1996
Firstpage
152
Abstract
In this paper a new evolution approach for solving the assignment problem on analog transistor arrays is presented. Several constraints given in analog layout are considered. This approach exploits circuit symmetries to improve the resulting layout. The required symmetry informations are efficiently extracted by applying the new algorithm SYMALYS to the original circuit description. The generally applicable algorithm SYMALYS is described. In order to utilize the detected symmetries, a problem-specific suitable cost-function is employed. Furthermore some simplifications useful for application on transistor arrays are employed for benefit of faster computation. The implemented algorithm EVAS has been tested with industrial examples and the result is given
Keywords
analogue integrated circuits; circuit layout CAD; circuit optimisation; integrated circuit layout; EVAS; SYMALYS; analog layout; assignment problem; circuit symmetries; evolution algorithm; matching constraints; problem-specific suitable cost-function; transistor arrays; Analog circuits; Circuit testing; Constraint theory; Data mining; Differential amplifiers; Digital circuits; Integrated circuit interconnections; Production; Resistors; Transistors;
fLanguage
English
Publisher
ieee
Conference_Titel
Electronics, Circuits, and Systems, 1996. ICECS '96., Proceedings of the Third IEEE International Conference on
Conference_Location
Rodos
Print_ISBN
0-7803-3650-X
Type
conf
DOI
10.1109/ICECS.1996.582735
Filename
582735
Link To Document