DocumentCode :
3093140
Title :
PETE: A device/circuit analysis framework for evaluation and comparison of charge based emerging devices
Author :
Augustine, Charles ; Raychowdhury, Arijit ; Gao, Yunfei ; Lundstrom, Mark ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN
fYear :
2009
fDate :
16-18 March 2009
Firstpage :
80
Lastpage :
85
Abstract :
This paper describes PETE, a tool that has been developed for circuit/system level evaluation of nanoscaled devices. The motivation behind developing this tool is the fact that traditional device metrics like CV/Ion, Ioff or CV2f can no longer capture the true potential of semiconductor devices and underestimate or overestimate system level performance. At the same time, the development and deployment of compact models for any new device is a time-consuming effort, a task that can only be undertaken once the potential of the de established. Towards this end, we have developed PETE, so that device and circuit designers can perform a fast and reasonably accurate estimation of any new device without having to develop compact models. The inputs to PETE can be numerical I-V and C-V characteristics (derived from experiments or device simulations), and the tool can numerically evaluate a wide array of circuit/system level metrics pertaining to performance and power of logic gates, ring oscillators and mega-cells. We have evaluated four emerging device technologies, namely, 15 nm Silicon MOSFET transistors, Multi transistors, Band-to-band-tunneling transistors, and Ferroelectric FETs with PETE and the results obtained are within a 5% level of inaccuracy when compared to a traditional SPICE based approach. PETE has been deployed on the nanoHUB (nanohub.org) for public use, and its simple web interface ensures that even a non-expert in circuits can obtain accurate estimation of performance-power trade new technology.
Keywords :
MOSFET; SPICE; integrated circuit design; PETE; charge based emerging devices; system level evaluation; Capacitance-voltage characteristics; Circuit analysis; Circuit simulation; Logic arrays; Logic devices; Logic gates; MOSFETs; Nanoscale devices; Power system modeling; Semiconductor devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
Type :
conf
DOI :
10.1109/ISQED.2009.4810273
Filename :
4810273
Link To Document :
بازگشت