DocumentCode :
3093896
Title :
Implementation of the signal component generator of a CALLUM 2 transmitter architecture in CMOS technology
Author :
Strandberg, R. ; Andreani, P. ; Sundstrom, L.
Author_Institution :
Department of Electroscience, Lund University, P.O. Box 118, SE-221 00 Lund, Sweden
fYear :
2004
fDate :
8-9 Nov. 2004
Firstpage :
183
Lastpage :
186
Abstract :
This article presents an analog implementation of the signal component generator (SCG) of the CALLUM 2 linear transmitter architecture. The proposed SCG is suited for integration in a standard 0.35 μ m CMOS process, and has from simulations proven to be adequate when operating on an EDGE modulated baseband signal with a data rate of 270.833 ksymb/s. The total current consumption of the SCG is 2.0mA from a 3.3 V supply. A variable gain amplifier (VGA) with common-mode (CM) control is presented, and the VGA is inserted in between the SCG and the voltage-controlled oscillator (VCO) to adjust the loop gain, which has strong influence on the stability and spectral performance of the linear transmitter architecture.
Keywords :
CMOS technology; Equations; Feedback loop; Performance gain; Power amplifiers; Power generation; Signal generators; Transmitters; Voltage control; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip Conference, 2004. Proceedings
Conference_Location :
Oslo, Norway
Print_ISBN :
0-7803-8510-1
Type :
conf
DOI :
10.1109/NORCHP.2004.1423853
Filename :
1423853
Link To Document :
بازگشت