DocumentCode :
3093921
Title :
Optimization of global interconnects in high performance VLSI circuits
Author :
Tang, Min ; Mao, Jun-Fa
Author_Institution :
Dept. of Electron. Eng., Shanghai Jiao Tong Univ., China
fYear :
2006
fDate :
3-7 Jan. 2006
Abstract :
This paper presents a novel methodology of global interconnect optimization for high performance integrated circuits. The impacts of interconnect width and spacing on various performances such as delay, power dissipation and chip area are analyzed. A tradeoff exists between delay and power dissipation of global interconnects with repeaters insertion. Optimum line width is determined by the minimum delay-power product which is defined as a figure of merit (FOM). As the silicon area and wireability of chip are taken into account, the delay-power-area product is introduced as another FOM to optimize the global interconnects. Optimizations of global interconnect size with different scenarios are applied for various International Technology Roadmap for Semiconductor technology nodes.
Keywords :
VLSI; circuit optimisation; integrated circuit interconnections; silicon; Si; VLSI circuits; chip wireability; delay-power-area product; global interconnect optimization; high performance integrated circuits; interconnect spacing; interconnect width; minimum delay power; power dissipation; repeater insertion; Delay; Integrated circuit interconnections; Integrated circuit technology; Optimization methods; Power dissipation; Power system interconnection; Repeaters; Silicon; System performance; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2006. Held jointly with 5th International Conference on Embedded Systems and Design., 19th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2502-4
Type :
conf
DOI :
10.1109/VLSID.2006.126
Filename :
1581442
Link To Document :
بازگشت