• DocumentCode
    3095004
  • Title

    SEAT-LA: a soft error analysis tool for combinational logic

  • Author

    Rajaraman, R. ; Kim, J.S. ; Vijaykrishnan, N. ; Xie, Y. ; Irwin, M.J.

  • Author_Institution
    Microsystems Design Lab., Perm State Univ., State College, PA, USA
  • fYear
    2006
  • fDate
    3-7 Jan. 2006
  • Abstract
    Radiation induced soft errors in combinational logic is expected to become as important as directly induced errors on state elements. Consequently, it has become important to develop techniques to quickly and accurately predict soft error rates (SER) in logic circuits. In this paper, we propose a new approach, which can be applied to designs that use cell libraries characterized for soft error analysis and utilizes analytical equations to model the propagation of a voltage pulse to the input of a state element. The average error of the SER estimates using our approach compared to the estimates obtained using circuit level simulations is 6.5% while providing an average speed up of 15000. We have demonstrated the scalability of our approach using designs from the ISCAS-85 benchmarks.
  • Keywords
    combinational circuits; logic analysers; logic testing; radiation hardening (electronics); cell libraries; combinational logic; logic analysers; logic circuits; soft error analysis tool; soft error rates; state elements; voltage pulse; Charge carrier processes; Circuit simulation; Combinational circuits; Engineering profession; Error analysis; Laboratories; Latches; Libraries; Logic circuits; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Design, 2006. Held jointly with 5th International Conference on Embedded Systems and Design., 19th International Conference on
  • ISSN
    1063-9667
  • Print_ISBN
    0-7695-2502-4
  • Type

    conf

  • DOI
    10.1109/VLSID.2006.143
  • Filename
    1581502