Title :
A generalized V-shaped multilevel method for large scale floorplanning
Author :
Chen, Song ; Xu, Zheng ; Yoshimura, Takeshi
Author_Institution :
Grad. Sch. of Inf., Waseda Univ., Portland, OR
Abstract :
In this paper, we propose a generalized V-shaped multilevel floorplanning method with consideration of fixed-outline constraint. The Sequence Pair is used as the floorplan representation. The proposed multilevel method (ML-IARFP) adopts a two-stage structure: top-down partitioning and floorplanning followed by bottom-up merging and refinement. At the first stage, we recursively partition and floorplan the circuits until there are limited number blocks in each sub-circuit. Since we use a multi-partitioning instead of bi-partitioning, general non-slicing floorplan structures are explored in each level, which potentially lead to more effective exploration of the solution space. At the second stage, using a multilevel sequence pair structure, we recursively merge the sub-circuits into bigger circuits and do the refinement. Compared with IMF, Capo 10.2 and IARFP, ML-IARFP obtained the best results under fixed-outline constraints, and compared with IARFP, it achieved 9% wirelength reduction on average and showed a better scalability.
Keywords :
VLSI; integrated circuit design; integrated circuit layout; IC technology; fixed-outline constraint; generalized V-shaped multilevel floorplanning method; large scale floorplanning; multilevel method framework; multilevel sequence pair structure; top-down partitioning; Clustering algorithms; Design methodology; Design optimization; Integrated circuit technology; Large-scale systems; Law; Legal factors; Merging; Scalability; Transistors; Floorplanning; Multilevel Framework; fixed-outline; partitioning; sequence pair;
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
DOI :
10.1109/ISQED.2009.4810384