DocumentCode :
3095442
Title :
Statistical estimation of correlated leakage power variation and its application to leakage-aware design
Author :
Ashouei, Maryam ; Chatterjee, Abhijit ; Singh, Adit D. ; De, Vivek ; Mak, T.M.
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2006
fDate :
3-7 Jan. 2006
Abstract :
Process parameter variations cause large changes in the delay and the leakage power consumption of scaled nanometer CMOS circuits. It has been shown that the layout of a circuit can significantly affect the variation in leakage power by controlling the effect of spatially correlated across-die process variations. In this paper, a method, which efficiently estimates the distribution of leakage power variation caused by correlated process variations, is proposed. The accuracy of the method was validated by comparing the estimated leakage power distribution with Monte Carlo simulation results on ISCAS benchmark circuits. Furthermore, it is shown how the method can be used as a guideline to determine the best possible layout of a circuit.
Keywords :
CMOS integrated circuits; integrated circuit layout; leakage currents; low-power electronics; nanoelectronics; Monte Carlo simulation; circuit layout; correlated leakage power variation; leakage power consumption; leakage power distribution; leakage-aware design; process parameter variations; scaled nanometer CMOS circuits; spatially correlated across-die process variations; statistical estimation; CMOS process; CMOS technology; Circuits; Delay; Energy consumption; Guidelines; Power distribution; Power generation; Process design; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2006. Held jointly with 5th International Conference on Embedded Systems and Design., 19th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2502-4
Type :
conf
DOI :
10.1109/VLSID.2006.152
Filename :
1581523
Link To Document :
بازگشت