Title :
Compression/decompression DRAM for unified memory systems: a 16 Mb, 200 MHz, 90% to 50% graphics-bandwidth reduction prototype
Author :
Yabe, Y. ; Aimoto, Y. ; Motomura, M. ; Takizawa, T. ; Miyamoto, T. ; Iwasaki, T. ; Nakazawa, Y. ; Fujii, T. ; Hamada, M. ; Nagai, N. ; Yamashina, M.
Author_Institution :
ULSI Res. Lab., NEC Corp., Kanagawa, Japan
Abstract :
Describes a unified memory system containing CompressDRAMs. The system is based on a Synclink-type packet-oriented DRAM architecture. CompressDRAMs are connected along the main memory bus, just as other conventional DRAMs are. A frame buffer is allocated on a CompressDRAM, and the graphics data is transferred in compressed form from/to the frame buffer. Here the memory bus consists of unidirectional command link and bi-directional data link, both at 200MHz, double data rate. A 40b request packet is issued from a memory/graphics controller to a target DRAM or CompressDRAM using 10b CA of Command Link, while a variable length data packet is transmitted over 16b DQ of Data Link (800MB/s peak bandwidth). A unidirectional READY signal is newly introduced to synchronize the controller and the CompressDRAMs.
Keywords :
DRAM chips; 16 Mbit; 200 MHz; 800 MB/s; CompressDRAMs; Synclink-type packet-oriented DRAM architecture; bi-directional data link; compression/decompression DRAM; frame buffer; graphics-bandwidth reduction prototype; main memory bus; request packet; unidirectional command link; unified memory systems; variable length data packet; CMOS technology; Circuits; Clocks; Delta modulation; Displays; Fabrication; Frequency; Random access memory; Timing; Very large scale integration;
Conference_Titel :
Solid-State Circuits Conference, 1998. Digest of Technical Papers. 1998 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-4344-1
DOI :
10.1109/ISSCC.1998.672507