Title :
A new ATM switch architecture: scalable shared buffer
Author :
Seidel, D. ; Raju, A. ; Bayoumi, M.A.
Author_Institution :
Center for Adv. Comput. Studies, Southwestern Louisiana Univ., Lafayette, LA, USA
Abstract :
In this paper, a scalable shared buffer switch architecture for asynchronous transfer mode (ATM) is proposed. It has O(√N) complexity for the memory bandwidth requirement and the maximum crosspoint switch size, together with O(N) scalability for buffer memory size. In this architecture, multiple buffer memories are used between the input and output side crosspoint switches. By eliminating the use of input and output time division multiplexing, the new switch architecture is an improvement over the standard shared buffer approach. The proposed switch architecture is able to keep the crosspoint switches from growing as O(N2) as is the case in the pure multibuffer architecture. It offers a good compromise between the standard shared buffer and shared multibuffer architectures. Architectural and implementation details are discussed and a quantitative comparison between the buffer architectures is given. Implementation of an 8×8 switch in 1.0 μm CMOS technology is described
Keywords :
CMOS digital integrated circuits; VLSI; asynchronous transfer mode; buffer storage; electronic switching systems; field effect transistor switches; 1 micron; ATM switch architecture; CMOS technology; asynchronous transfer mode; buffer memory size; maximum crosspoint switch size; multiple buffer memories; scalable shared buffer; Asynchronous transfer mode; Bandwidth; CMOS technology; Computer architecture; Memory architecture; Random access memory; Read-write memory; Switches; Switching converters; Time division multiplexing;
Conference_Titel :
Electronics, Circuits, and Systems, 1996. ICECS '96., Proceedings of the Third IEEE International Conference on
Conference_Location :
Rodos
Print_ISBN :
0-7803-3650-X
DOI :
10.1109/ICECS.1996.584476