DocumentCode :
309739
Title :
A flexible model for evaluating the behavior of hardware/software systems
Author :
Allara, A. ; Filipponi, S. ; Fornaciari, W. ; Salice, F. ; Sciuto, D.
Author_Institution :
Central Res. Labs., ITALTEL-SIT, Castelletto di Settimo, Italy
fYear :
1997
fDate :
24-26 Mar 1997
Firstpage :
109
Lastpage :
114
Abstract :
Hardware-software co-design is becoming a “must” for many embedded applications requiring to tradeoff a number of constraints such as size, cost, performance, real-time requirements, design flexibility, etc. Even if, according to the purpose of the digital system, the range of possible architectures is rather wide, for our field of interest (telecom embedded systems) the target architecture can be roughly described as composed of a microprocessor surrounded by some hardware modules connected through buses. The aim of this paper is to present a model (and the related CAD environment) supporting the simultaneous analysis of functionality, timing performance (in terms of execution time of hw and sw modules and bus use), and execution profile of the system specification assuming the given target architecture. The goal of the proposed approach has been to define a simulation algorithm able to consider the partition of each section of the specification and the consequent bus traffic at the system level, in order to enable the designer to efficiently debug and evaluate the specification while considering the timing issues of a mixed hw-sw architecture very close to the final one. The paper gives also the flavor of the CAD environment built around the presented simulation strategy
Keywords :
computer aided software engineering; computer architecture; formal specification; high level synthesis; performance evaluation; real-time systems; timing; virtual machines; CAD; buses; cost; design flexibility; embedded applications; execution profile; execution time; hardware modules; hardware software system behavior; hardware-software co-design; microprocessor; performance; real-time requirements; simulation; size; specification; telecom embedded systems; timing; timing performance; Application software; Costs; Digital systems; Embedded system; Hardware; Microprocessors; Partitioning algorithms; Performance analysis; Telecommunications; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign, 1997. (CODES/CASHE '97), Proceedings of the Fifth International Workshop on
Conference_Location :
Braunschweig
ISSN :
1092-6100
Print_ISBN :
0-8186-7895-X
Type :
conf
DOI :
10.1109/HSC.1997.584588
Filename :
584588
Link To Document :
بازگشت