DocumentCode :
3097485
Title :
Formal verification of VHDL: the model checker CV
Author :
Deharbe, David ; Shankar, Subash ; Clarke, Edmund M.
Author_Institution :
Univ. Fed. do Rio Grande do Norte, Brazil
fYear :
1998
fDate :
30 Sep-3 Oct 1998
Firstpage :
95
Lastpage :
98
Abstract :
This article describes a prototype formal verification system for a subset of VHDL. The behavior of a VHDL design can be specified with temporal logic formulas and be verified with an algorithm called symbolic model checking. The model checker applies a number of new techniques to handle larger designs, thus allowing for efficient verification of real circuits. We have completed an initial release of the VHDL model checker and have used it to verify complex circuits, including the control logic of a commercial RISC microprocessor
Keywords :
formal verification; hardware description languages; logic CAD; reduced instruction set computing; symbol manipulation; temporal logic; RISC microprocessor; VHDL; control logic; formal verification; model checker CV; symbolic model checking; temporal logic formulas; Circuit simulation; Computational modeling; Contracts; Formal verification; Hardware design languages; Identity-based encryption; Logic; Prototypes; Reduced instruction set computing; State-space methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuit Design, 1998. Proceedings. XI Brazilian Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
0-8186-8704-5
Type :
conf
DOI :
10.1109/SBCCI.1998.715418
Filename :
715418
Link To Document :
بازگشت