DocumentCode :
3098313
Title :
Accurate delay models for ECL logic synthesis
Author :
Makowitz, Rainer ; Wild, Andreas
Author_Institution :
Motorola GmbH., Munchen, Germany
fYear :
1992
fDate :
16-19 Mar 1992
Firstpage :
97
Lastpage :
101
Abstract :
The usage of logic synthesis tools for ECL logic has been questionable, among other reasons, because of the discrepancy between the simple, computationally efficient models required by synthesis and the more and more sophisticated models required for accurate simulation. The paper demonstrates that with appropriate choice of modelling parameters, it is possible to map an existing ECL simulation library to a synthesis library with errors below 1%. The authors review the basic delay calculation algorithms provided by a prominent commercial ECL Logic Synthesis tool (Synopsys). They show how delay data is generated by their proprietary delay calculator DECAL. They develop a simplification scheme that enables the algorithms given in Synopsys to produce accurate results. Finally, they present some results on accuracy
Keywords :
circuit analysis computing; delays; emitter-coupled logic; logic CAD; DECAL; ECL logic synthesis; ECL simulation library; delay calculator; delay data; logic synthesis tools; CMOS logic circuits; CMOS technology; Capacitance; Circuit synthesis; Computational modeling; Delay effects; Libraries; Propagation delay; Semiconductor device modeling; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1992. Proceedings., [3rd] European Conference on
Conference_Location :
Brussels
Print_ISBN :
0-8186-2645-3
Type :
conf
DOI :
10.1109/EDAC.1992.205901
Filename :
205901
Link To Document :
بازگشت