DocumentCode :
3098991
Title :
A clock net routing algorithm for high performance VLSI
Author :
Chao, Ting-Hai ; Yu-Chin Hsu
Author_Institution :
Dept. of Comput. Sci., Tsing Hua Univ., Hsinchu, Taiwan
fYear :
1992
fDate :
16-19 Mar 1992
Firstpage :
343
Lastpage :
347
Abstract :
Presents a new algorithm, called FSTM (`feasible segment tree method´), for the clock net routing of high performance VLSI designs. To avoid the clock skew, FSTM constructs a binary tree such that for each internal vertex of the tree, the cardinality of its sub-trees are balanced and the distances to its children are equal. The authors evaluate their results in terms of wire length and delay time (by the SPICE simulator). Experiments show that the clock net trees routed by FSTM achieve 13% in wire length, 3% in maximum delay and 36% in clock skew improvement over previously published results
Keywords :
SPICE; VLSI; circuit analysis computing; circuit layout CAD; clocks; delays; network routing; trees (mathematics); SPICE simulator; binary tree; clock net routing algorithm; clock skew; delay time; feasible segment tree method; high performance VLSI; internal vertex; subtree cardinality; wire length; Chaotic communication; Clocks; Communication industry; Computer industry; Computer science; Delay; Pins; Routing; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1992. Proceedings., [3rd] European Conference on
Conference_Location :
Brussels
Print_ISBN :
0-8186-2645-3
Type :
conf
DOI :
10.1109/EDAC.1992.205951
Filename :
205951
Link To Document :
بازگشت