DocumentCode :
3099447
Title :
Characterization of NVSM gate stacks with ‘gridded’ capacitors
Author :
Barthol, Christopher J. ; White, Marvin H.
Author_Institution :
Dept. of Electr. Eng., Ohio State Univ., Columbus, OH, USA
fYear :
2011
fDate :
7-9 Dec. 2011
Firstpage :
1
Lastpage :
2
Abstract :
A shortened fabrication sequence and a method of testing, which is accomplished with a gridded capacitor structure is described for rapid characterisation of NVSM devices and conventional MOS transistor gate stacks. Specifically, hetero-insulator MINOS gate stacks on N+ gridded p-type silicon wafers is characterised. It is shown that gridded capacitor structure is a fast and inexpensive method to characterize electrically gate stacks for use in charge trapping NVSM and conventional transistors with a silicon substrate. The technique is also applicable to other substrate materials, particularly materials where adequate contact formation has been difficult to achieve.
Keywords :
MOSFET; capacitors; random-access storage; semiconductor storage; N+ gridded p-type silicon wafer; NVSM device; NVSM gate stack; charge trapping NVSM; conventional MOS transistor gate stack; electrically gate stack; gridded capacitor structure; hetero-insulator MINOS gate stack; silicon substrate; substrate material; Capacitance-voltage characteristics; Capacitors; Fabrication; Logic gates; Nonvolatile memory; Rapid thermal annealing; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Device Research Symposium (ISDRS), 2011 International
Conference_Location :
College Park, MD
Print_ISBN :
978-1-4577-1755-0
Type :
conf
DOI :
10.1109/ISDRS.2011.6135252
Filename :
6135252
Link To Document :
بازگشت