DocumentCode :
3100160
Title :
Enhanced performance Zero Crossing DPLL with linearized phase detector
Author :
Nasir, Qassim ; Al-Araji, Saleh R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Sharjah, Sharjah
fYear :
2008
fDate :
27-28 Aug. 2008
Firstpage :
73
Lastpage :
76
Abstract :
This work introduces a new structure of Zero Crossing Digital Phase Locked Loop with Arc Sine block (AS-ZCDPLL) to linearize the phase difference detection, and enhance the loop performance. The new loop has faster acquisition, less steady state phase error, and wider locking range compared to the conventional ZCDPLL. The locking range improvement and faster acquisition have been confirmed through simulation. The loop has been implemented and tested in real time using Texas Instruments TMS320C6416 DSP development kit.
Keywords :
digital phase locked loops; phase detectors; DSP development kit; arc sine block; nonuniform sampling; phase difference detection; steady state phase error; zero crossing digital phase locked loop; Additive white noise; Detectors; Digital control; Digital filters; Digital signal processing; Digital-controlled oscillators; Instruments; Phase detection; Phase locked loops; Steady-state; digital phase locked loops; non-uniform sampling; zero crossing DPLL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Telecommunications, 2008. IST 2008. International Symposium on
Conference_Location :
Tehran
Print_ISBN :
978-1-4244-2750-5
Electronic_ISBN :
978-1-4244-2751-2
Type :
conf
DOI :
10.1109/ISTEL.2008.4651274
Filename :
4651274
Link To Document :
بازگشت